Part Number Hot Search : 
12004 40040 EN8737A SKH20120 MMBZ5246 BAT54C SP233ECT BSP76
Product Description
Full Text Search
 

To Download NUP4012PMUTAG Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? semiconductor components industries, llc, 2008 november, 2008 ? rev. 1 1 publication order number: nup4012pmu/d nup4012pmu quad transient voltage suppressor array esd protection diodes with ultra ? low (0.7 pf) capacitance the four ? line voltage transient suppressor array is designed to protect voltage ? sensitive components that require ultra ? low capacitance from esd and transient voltage events. this device features a common anode design which protects four independent high speed data lines in a single six ? lead udfn low profile package. excellent clamping capability, low capacitance, low leakage, and fast response time make these parts ideal for esd protection on designs where board space is at a premium. because of its low capacitance, it is suited for use in high frequency designs. features ? low capacitance data lines (0.7 pf typical) ? protects up to four data lines ? udfn package, 1.6 x 1.6 mm ? low profile of 0.50 mm for ultra slim design ? esd rating: iec61000 ? 4 ? 2: level 4 ? contact (14 kv) ? d 1 , d 2 , d 3 and d 4 pins = 5.2 v minimum protection ? rohs compliant ? this is a pb ? free device typical applications ? usb 2.0 high ? speed interface ? cell phones ? mp3 players ? sim card protection maximum ratings (t j = 25 c, unless otherwise specified) symbol rating value unit t j operating junction temperature range ? 40 to 125 c t stg storage temperature range ? 55 to 150 c t l lead solder temperature ? maximum (10 seconds) 260 c esd iec 61000 ? 4 ? 2 contact 14000 v stresses exceeding maximum ratings may damage the device. maximum ratings are stress ratings only. functional operation above the recommended operating conditions is not implied. extended exposure to stresses above the recommended operating conditions may affect device reliability. udfn6 1.6x1.6 mu suffix case 517ap http://onsemi.com device package shipping ? ordering information NUP4012PMUTAG udfn6 (pb ? free) 3000/tape & reel 1 3 d 4 d 2 2 nc d 1 4 d 3 5 6 nc pin connections ?for information on tape and reel specifications, including part orientation and tape sizes, please refer to our tape and reel packaging specification brochure, brd8011/d. p7 m   1 p7 = specific device code m = date code  = pb ? free package (note: microdot may be in either location) gnd marking diagram d 1 d 2 d 3 d 4 1 6
nup4012pmu http://onsemi.com 2 electrical characteristics (t a = 25 c unless otherwise noted) symbol parameter i pp maximum reverse peak pulse current v c clamping voltage @ i pp v rwm working peak reverse voltage i r maximum reverse leakage current @ v rwm v br breakdown voltage @ i t i t test current i f forward current v f forward voltage @ i f p pk peak power dissipation c max. capacitance @ v r = 0 and f = 1.0 mhz uni ? directional tvs i pp i f v i i r i t v rwm v c v br v f electrical characteristics (t j = 25 c, unless otherwise specified) parameter conditions symbol min typ max unit reverse working voltage (d 1 , d 2 , d 3 and d 4 ) (note 1) v rwm ? ? 4.0 v breakdown voltage (d 1 , d 2 , d 3 and d 4 ) i t = 1 ma, (note 2) v br 5.2 5.5 ? v reverse leakage current (d 1 , d 2 , d 3 and d 4 ) @ v rwm i r ? ? 1.0  a capacitance (d 1 , d 2 , d 3 and d 4 ) v r = 0 v, f = 1 mhz (line to gnd) c j ? 0.7 0.9 pf 1. tvs devices are normally selected according to the working peak reverse voltage (v rwm ), which should be equal or greater than the dc or continuous peak operating voltage level. 2. v br is measured at pulse test current i t . figure 1. esd clamping voltage screenshot positive 8 kv contact per iec61000 ? 4 ? 2 figure 2. esd clamping voltage screenshot negative 8 kv contact per iec61000 ? 4 ? 2
nup4012pmu http://onsemi.com 3 package dimensions udfn6, 1.6x1.6, 0.5p case 517ap ? 01 issue o notes: 1. dimensioning and tolerancing per asme y14.5m, 1994. 2. controlling dimension: millimeters. 3. dimension b applies to plated terminal and is measured between 0.15 and 0.30 mm from terminal. 4. coplanarity applies to the exposed pad as well as the terminals. a b e d d2 e2 bottom view b e 6x 0.10 b 0.05 a c c k 6x note 3 2x 0.10 c pin one reference top view 2x 0.10 c 6x a a1 (a3) 0.05 c 0.05 c c seating plane side view l 6x 1 3 5 6 dim min max millimeters a 0.45 0.55 a1 0.00 0.05 a3 0.13 ref b 0.20 0.30 d 1.60 bsc d2 1.10 1.30 e 1.60 bsc e2 0.45 0.65 e 0.50 bsc k 0.20 ??? l 0.20 0.40 *for additional information on our pb ? free strategy and soldering details, please download the on semiconductor soldering and mounting techniques reference manual, solderrm/d. mounting footprint* l1 detail a 1.26 0.61 0.50 pitch 0.52 6x 1.90 dimensions: millimeters 0.32 1 6x soldermask defined l1 0.00 0.15 on semiconductor and are registered trademarks of semiconductor components industries, llc (scillc). scillc reserves the right to mak e changes without further notice to any products herein. scillc makes no warranty, representation or guarantee regarding the suitability of its products for an y particular purpose, nor does scillc assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including wi thout limitation special, consequential or incidental damages. ?typical? parameters which may be provided in scillc data sheets and/or specifications can and do vary in different application s and actual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical experts. scillc does not convey any license under its patent rights nor the rights of others. scillc products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the scillc product could create a sit uation where personal injury or death may occur. should buyer purchase or use scillc products for any such unintended or unauthorized application, buyer shall indemnify and hold scillc and its of ficers, employees, subsidiaries, af filiates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, direct ly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that scillc was negligent regarding the design or manufacture of the part. scillc is an equal opportunity/affirmative action employer. this literature is subject to all applicable copyright laws and is not for resale in any manner. publication ordering information n. american technical support : 800 ? 282 ? 9855 toll free usa/canada europe, middle east and africa technical support: phone: 421 33 790 2910 japan customer focus center phone: 81 ? 3 ? 5773 ? 3850 nup4012pmu/d literature fulfillment : literature distribution center for on semiconductor p.o. box 5163, denver, colorado 80217 usa phone : 303 ? 675 ? 2175 or 800 ? 344 ? 3860 toll free usa/canada fax : 303 ? 675 ? 2176 or 800 ? 344 ? 3867 toll free usa/canada email : orderlit@onsemi.com on semiconductor website : www.onsemi.com order literature : http://www.onsemi.com/orderlit for additional information, please contact your local sales representative


▲Up To Search▲   

 
Price & Availability of NUP4012PMUTAG

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X